

# **RTX 2000**<sup>TM</sup>

May 1990

# Real Time Express<sup>™</sup> 16-Bit Microcontroller

#### Features

- Fast 100ns Machine Cycle
- Single Cycle Instruction Execution
- Direct Execution of Forth Language
  - Eliminates Assembly Language Programming
- Single Cycle 16-bit Multiply
- Fast Division, Square Root
- Single Cycle Subroutine Call/Return
- Four Cycle Interrupt Latency
- Two On-Chip 256 Word Stacks
- On-Chip Interrupt Controller
- Three On-Chip 16-bit Timer/Counters
- ASIC Bus<sup>™</sup> for Off-Chip Extension of Architecture
- 1 Megabyte Total Address Space
- Word and Byte Memory Access
- Low Power CMOS ...... 5mA/MHz Typical
- Fully Static ...... D.C. to 10MHz Operation
- 84-Pin PGA and 84-Lead PLCC Package
- Available in Harris Standard Cell Library

# ramming ASIC Bus, which provides for architecture extension using off-chip hardware acceleration logic and application specific I/O devices.

Description

Utilizing a stack oriented, non-pipelined, multiple bus architecture with one or two cycle instruction times, the RTX 2000 allows the efficient implementation of such real-time applications as Digital Signal Processing (DSP), Digital Control Processing, Image Processing, Robotics, Graphics, Simulation, and Animation. Because these applications can be supported entirely with high level languages such as Forth and C on the RTX 2000, the development cycle time to system implementation is drastically reduced.

The RTX 2000 is a high performance 16-bit microcontroller

with on-chip timers, interrupt controller, and multiplier.

A unique feature of this processor is the high performance

The RTX 2000 Microcontroller is an exceptionally powerful device with the ability to meet numerous application specific needs. The advantages of the RTX may be further enhanced through the use of RTX specific peripherals and by the development system support which Harris provides for the RTX hardware.

The Harris Advanced Standard Cell and Compiler Library was used to design and fabricate the RTX 2000. As part of the Harris family of compatible cell libraries, the RTX 2000 can be incorporated into customer ASIC designs.



CAUTION: These devices are sensitive to electrostatic discharge. Proper I.C. handling procedures should be followed. Copyright © Harris Corporation 1989



| PLCC<br>LEAD | PGA<br>PIN | SIGNAL<br>NAME | TYPE                | PLCC<br>LEAD | PGA<br>PIN | SIGNAL<br>NAME | ТҮРЕ                |
|--------------|------------|----------------|---------------------|--------------|------------|----------------|---------------------|
| 1            | C6         | GA02           | Output; Address Bus | 43           | J6         | MA08           | Output; Address Bus |
| 2            | A6         | TCLK           | Output              | 44           | J7         | GND            | Ground              |
| 3            | A5         | INTA           | Output              | 45           | L7         | MA09           | Output; Address Bus |
| 4            | B5         | NML -          | Input               | 46           | K7         | MA10           | Output; Address Bus |
| 5            | C5         | INTSUP         | Input               | 47           | L6         | MA11           | Output; Address Bus |
| 6            | A4         | VCC            | Power               | 48           | L8         | MA12           | Output; Address Bus |
| 7            | B4         | El1            | Input               | 49           | K8         | MA13           | Output; Address Bus |
| 8            | A3 -       | EI2            | Input               | .50          | L9         | VCC            | Power               |
| 9            | A2         | EI3            | Input               | 51           | L10        | MA14           | Output; Address Bus |
| 10           | B3         | EI4            | Input               | 52           | К9         | MA15           | Output; Address Bus |
| 11           | A1         | EI5            | Input               | 53           | L11        | MA16           | Output; Address Bus |
| 12           | B2         | RESET          | Input               | 54           | I K10      | MA17           | Output: Address Bus |
| 13           | C2         | WAIT           | Input               | 55           | J10        | MA18           | Output: Address Bus |
| 14           | B1         | ICLK           | Input               | 56           | K11        | MA19           | Output; Address Bus |
| 15           | C1         | GR/W           | Output              | 57           | J11        | GND            | Ground              |
| 16           | D2         | GIÓ            | Output              | 58           | H10        | LDS            | Output              |
| 17           | D1         | GD15           | I/O; Data Bus       | 59           | H11        | UDS            | Output              |
| 18           | E3         | GD14           | I/O; Data Bus       | 60           | F10        | NEW            | Output              |
| 19           | E2         | GD13           | I/O; Data Bus       | 61           | G10        | воот           | Output              |
| 20           | E1         | GND            | Ground              | 62           | G11        | PCLK           | Output              |
| 21           | F2         | GD12           | I/O: Data Bus       | 63           | G9         | MR/W           | Output              |
| 22           | F3         | GD12<br>GD11   | I/O; Data Bus       | 64           | F9         | MD00           | I/O: Data Bus       |
| 22           | G3         | GD10           | I/O; Data Bus       | 65           | F11        | MD00           | I/O; Data Bus       |
| 23<br>24     | G1         | GD09           | I/O; Data Bus       | 66           | E11        | MD02           | I/O; Data Bus       |
| 24<br>25     | G2         | GD09<br>GD08   | I/O; Data Bus       | 67           | E10        | MD02<br>MD03   | I/O; Data Bus       |
|              | F1         | GD08           | I/O; Data Bus       | 68           | E10        | MD03           | I/O; Data Bus       |
| 26           |            |                |                     | 69           | D11        | GND            | Ground              |
| 27           | H1         | VCC            | Power               | 70           | D10        | MD05           | I/O: Data Bus       |
| 28           | H2         | GD06           | I/O; Data Bus       |              | C11        | MD05<br>MD06   | I/O; Data Bus       |
| 29           | J1         | GD05           | I/O; Data Bus       | 71           |            |                |                     |
| 30           | K1         | GD04           | I/O; Data Bus       | 72           | B11        | MD07           | I/O; Data Bus       |
| 31           | J2         | GD03           | I/O; Data Bus       | 73           | C10        | VCC            | Power               |
| 32           | L1         | GND            | Ground              | 74           | A11        | MD08           | I/O; Data Bus       |
| 33           | K2         | GD02           | I/O; Data Bus       | 75           | B10        | MD09           | I/O; Data Bus       |
| 34           | КЗ         | GD01           | I/O; Data Bus       | 76           | B9         | MD10           | I/O; Data Bus       |
| 35           | L2         | GD00           | I/O; Data Bus       | 77           | A10        | MD11           | I/O; Data Bus       |
| 36           | L3         | MA01           | Output; Address Bus | 78           | A9         | MD12           | I/O; Data Bus       |
| 37           | K4         | MA02           | Output; Address Bus | . 79         | B8         | MD13           | I/O; Data Bus       |
| 38           | L4         | MA03           | Output; Address Bus | 80           | A8         | MD14           | I/O; Data Bus       |
| 39           | J5         | MA04           | Output; Address Bus | 81           | B6         | GND            | Ground              |
| 40           | K5         | MA05           | Output; Address Bus | 82           | B7         | MD15           | I/O; Data Bus       |
| 41           | L5         | MA06           | Output; Address Bus | 83           | A7         | GA00           | Output; Address Bus |
| 42           | K6         | MA07           | Output; Address Bus | 84           | C7         | GA01           | Output; Address Bus |

#### TABLE 2. I/O SIGNAL DESCRIPTION

| SIGNAL    | PLCC<br>LEAD | DESCRIPTION                                                                                                                                                                                                                                                   |
|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INPUTS    |              |                                                                                                                                                                                                                                                               |
| WAIT      | 13           | WAIT: A HIGH on this pin causes PCLK to be held LOW and the current cycle to be extended.                                                                                                                                                                     |
| ICLK      | 14           | INPUT CLOCK: Internally divided by 2 to generate all on-chip timing (CMOS input levels).                                                                                                                                                                      |
| RESET     | 12           | A HIGH level on this pin resets the RTX. Must be held high for at least 2 ICLK cycles (CMOS input levels).                                                                                                                                                    |
| El2, El 1 | 8,7          | EXTERNAL INTERRUPTS 2, 1: Active HIGH level-sensitive inputs to the Interrupt Controller. Sampled on the rising edge of PCLK. See Timing Diagrams for detail.                                                                                                 |
| EI5-EI3   | 11-9         | EXTERNAL INTERRUPTS 5, 4, 3: Dual purpose inputs; active HIGH level-sensitive Interrupt Controller inputs; active HIGH edge-sensitive Timer/Counter inputs. As interrupt inputs, they are sampled on the rising edge of PCLK. See Timing Diagrams for detail. |
| NMI       | 4            | NON-MASKABLE INTERRUPT: Active HIGH edge-sensitive Interrupt Controller input capable of<br>interrupting any processor cycle. See the Interrupt Suppression Section. (CMOS input levels)                                                                      |
| INTSUP    | 5            | INTERRUPT SUPPRESS: A HIGH on this pin inhibits all maskable interrupts, internal and external.                                                                                                                                                               |

| SIGNAL       | PLCC<br>LEAD                 | RESET<br>LEVEL |                                                                                                                                                                  |  |  |  |
|--------------|------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| OUTPUTS      | <u></u>                      |                |                                                                                                                                                                  |  |  |  |
| NEW          | 60                           | 1              | NEW: A HIGH on this pin indicates that an Instruction Fetch is in progress.                                                                                      |  |  |  |
| BOOT         | 61                           | 1              | BOOT: A HIGH on this pin indicates that Boot Memory is being accessed. This pin can be set or reset by accessing bit 3 of the Configuration Register ( IT).      |  |  |  |
| MR/W         | 63                           | 1              | MEMORY READ/WRITE: A LOW on this pin indicates that a Memory Write operation is in progress                                                                      |  |  |  |
| UDS          | 59                           | 1              | UPPER DATA SELECT: A HIGH on this pin indicates that the high byte of memory (MD15-MD08) is being accessed.                                                      |  |  |  |
| LDS          | 58                           | 1              | LOWER DATA SELECT: A HIGH on this pin indicates that the low byte of memory (MD07-MD00) is being accessed.                                                       |  |  |  |
| GIO          | 16                           | 1              | ASIC I/O: A LOW on this pin indicates that an ASIC Bus operation is in progress.                                                                                 |  |  |  |
| GR/W         | 15                           | 1              | ASIC READ/WRITE: A LOW on this pin indicates that an ASIC Bus Write operation is in progress.                                                                    |  |  |  |
| PCLK         | 62                           | 0              | PROCESSOR CLOCK: Runs at half the frequency of ICLK. All processor cycles begin on the ising edge of PCLK. Held low extra cycles when WAIT is asserted.          |  |  |  |
| TCLK         | 2                            | 0              | TIMING CLOCK: Same frequency and phase as PCLK but continues running during Wait cycles.                                                                         |  |  |  |
| INTA         | 3                            | 0              |                                                                                                                                                                  |  |  |  |
| ADDRESS BUS  | SES (OUT                     | (PUTS)         |                                                                                                                                                                  |  |  |  |
| GA02         | 1                            | ASIC AD        | ASIC ADDRESS: 3-bit ASIC Address Bus.                                                                                                                            |  |  |  |
| GA01         | 84                           |                |                                                                                                                                                                  |  |  |  |
| GA00         | 83                           | 1              |                                                                                                                                                                  |  |  |  |
| MA19-MA14    | 56-51                        | MEMOR          | Y ADDRESS: 19-bit Memory Address Bus.                                                                                                                            |  |  |  |
| MA13-MA09    | 49-45                        | }              |                                                                                                                                                                  |  |  |  |
| MA08-MA01    | 43-36                        | 1              |                                                                                                                                                                  |  |  |  |
| DATA BUSES ( | (I/O)                        |                |                                                                                                                                                                  |  |  |  |
| GD15-GD13    | 17-19                        | ASIC DAT       | TA: 16-bit bidirectional external ASIC Data Bus.                                                                                                                 |  |  |  |
| GD12-GD07    | 21-26                        |                |                                                                                                                                                                  |  |  |  |
| GD06-GD03    | 28-31                        |                |                                                                                                                                                                  |  |  |  |
| GD02-GD00    | 33-35                        |                |                                                                                                                                                                  |  |  |  |
| MD15         | 82                           | MEMOR          | Y DATA: 16-bit bidirectional Memory Data Bus.                                                                                                                    |  |  |  |
| MD14-MD08    | 80-74                        | 1              |                                                                                                                                                                  |  |  |  |
| MD07-MD05    | 72-70                        | 1              |                                                                                                                                                                  |  |  |  |
| MD04-MD00    | 68-64                        |                |                                                                                                                                                                  |  |  |  |
| POWER CONN   | JECTIONS                     | 3              |                                                                                                                                                                  |  |  |  |
| VCC          | 50, 73                       | should be      | pply +5 volt connections. A 0.1µF, low impedance decoupling capacitor<br>e placed between VCC and GND. This should be located as close<br>X package as possible. |  |  |  |
| GND          | 20, 32,<br>44, 57,<br>69, 81 | Power sur      | pply ground return connections.                                                                                                                                  |  |  |  |

#### RTX 2000 Processor

The RTX 2000 processor is based on a two-stack architecture. The two stacks, which are Last-in-first-out (LIFO) structures, are called the Parameter Stack and the Return Stack.

Two internal registers provide the top two elements of the 16-bit wide Parameter Stack, while the remaining elements are contained in on-chip memory ("stack memory").

The Return Stack is 21-bits wide with the top element stored internally in registers while the remaining elements are contained in stack memory.

The RTX architecture is optimized for minimal Subroutine Call/Return overhead. A Subroutine Call takes one cycle, while a Subroutine Return usually takes zero cycles.

The RTX 2000 core has eight 16-bit internal registers, an ALU, internal data buses, and control hardware to perform instruction decoding and sequencing.

The relationship between the RTX core and the on-chip peripherals is shown in Figure 1, along with the off-chip user interfaces. Due to the highly parallel architecture of the RTX processor, peak execution rates during simultaneous bus operations can reach the equivalent of 40 million Forth language operations per second at a clock rate of 10MHz. Typical execution rates exceed 10 million operations per second.

#### RTX 2000 Operation

Control of all data paths, including the **Program Counter Register** (**PC**), is provided by the Instruction Decoder. This hardware determines what function is to be performed by looking at the contents of the **Instruction Register**, **IR**, and subsequently determines the sequence of operations through data path control.

Instructions which do not perform Memory accesses execute in a single clock cycle while the next instruction is being fetched. As shown in Figure 2, the instruction is latched into **III** at the beginning of a clock cycle. The instruction is then decoded by the processor. All necessary internal operations are performed simultaneously with fetching the next instruction.

Instructions which access Memory require two clock cycles to be executed. During the first cycle, the instruction is decoded, the address of the memory location to be accessed is placed on the address bus, (MA19-MA01), and



#### FIGURE 1. RTX 2000 FUNCTIONAL BLOCK DIAGRAM

the memory data, (MD15-MD00), is read or written. During the second cycle, ALU operations are performed, the address of the next instruction to be executed is placed on the Memory Address Bus, and the next instruction is fetched (see Figure 2).

#### **RTX Data Buses and Address Buses**

Unidirectional data paths and simultaneous operation of some data buses allow for maximum efficiency of internal data flow in the RTX.

External data flow is provided by the ASIC Data Bus (GD15-GD00) and the Memory Data Bus (MD15-MD00), both of which are bidirectional. Address information for accessing external memory or external ASIC devices is output via either the Memory Address Bus (MA19-MA01) or the ASIC Address Bus (GA02-GA00) (See Table 3).

#### **RTX Internal Registers**

The eight 16-bit internal registers are:

**IOP**: The **Top Register** contains the top element of the Parameter Stack. The contents of **IOP** may be directed to any I/O device or to any processor register except the **Instruction Register**. **IOP** is also the T input to the ALU. Input to **IOP** must come through the ALU. This register holds the most significant 16 bits of 32-bit products and 32-bit dividends.

**NEXT**: The **Next Register** holds the second element of the Parameter Stack. During a stack "push", the contents of **NEXT** are transferred to stack memory, and the contents of **TOP** are put into **NEXT**. This register is used to hold the least significant 16 bits of 32-bit products.

**IF** : The **Instruction Register** is a latch which contains the instruction currently being executed. Input to this register comes from Main Memory (see Tables 11–20).

#### TABLE 3. EXTERNAL RTX 2000 DATA BUSES AND ADDRESS BUSES

| BUS NAME         | FLOW<br>DIRECTION | DESCRIPTION                                                            |
|------------------|-------------------|------------------------------------------------------------------------|
| Memory Data Bus  | Bidirectional     | Carries data to and from Main Memory (MD15-MD00).                      |
| ASIC Data Bus    | Bidirectional     | Carries data to and from off-chip I/O devices (GD15-GD00).             |
| Memory Address   | Output Only       | Carries address information for Main Memory (MA19-MA01).               |
| ASIC Address Bus | Output Only       | Carries address information for external ASIC Bus devices (GA02-GA00). |

#### EXECUTION SEQUENCE WITH NO MEMORY DATA ACCESS:



#### EXECUTION SEQUENCE WITH MEMORY DATA ACCESS:



#### FIGURE 2. INSTRUCTION EXECUTION SEQUENCE

**CE**: The **Configuration Register** contains bits which indicate the current status/setup of the RTX processor. See Figure 3.

**The Program Counter Register** contains the address of the next instruction to be fetched from Main Memory.

■: The Index Register contains 16 bits of the 21-bit top element of the Return Stack, and is also used to hold the count for streamed and loop instructions (see Figure 12). In addition, ■ can be used to hold data and can be written from TOP. The contents of ■ may be accessed in either the push/pop mode in which values are moved to/from stack memory as required, or in the read/write mode in which the stack memory is not affected. When the Streamed Instruction Mode is used, a value (count) is written to ■ and the next instruction is executed that number of times plus one (i.e. n+1).

MD: The Multistep Divide Register holds the divisor during multistep math operations. MD may also be used as a general purpose scratch pad register.

SF: The Square Root Register holds the intermediate values used during calculation of square roots. SF may also be used as a general purpose scratch pad register.

#### **On-Chip Peripheral Registers** TIMER/COUNTER REGISTERS:

**ICO**, **ICI**, **IC2** (Read Only): The Timer/Counter Registers are 16-bit registers which contain the current count value for each of the three Timer/Counters. The counter is decremented at each rising clock edge of TCLK. Reading from these registers at any time does not disturb their contents. The sequence of Timer/Counter operations is shown in Figure 14 in the Timer/Counters section.

(Write Only): The **Timer Pre-load Registers** contain the initial 16-bit count values which are written to each timer. After a timer counts down to zero, the pre-load register for that timer writes its pre-load count value to it at the next rising clock edge, synchronously with TCLK.

#### **MULTIPLIER REGISTERS:**

**MITE** (Read Only): The **Multiplier High Product Register** holds the most significant 16 bits of the 32-bit product generated by the RTX Multiplier. If the **IEC** register's **ROUND** bit is set, this register contains the rounded 16-bit output of the multiplier.

MLR (Read Only): The Multiplier Lower Product Register holds the least significant 16 bits of the 32-bit product generated by the RTX Multiplier.

#### **INTERRUPT CONTROLLER REGISTERS:**

**IME**: By setting the appropriate bit, the **Interrupt Mask Register** allows each interrupt, except the Non-Maskable Interrupt, to be masked. See Figure 4 for bit assignments for this register.



Intel<sup>™</sup> is a Registered Trademark of Intel Corporation

**EC**: The Interrupt Base/Control Register is used to store the Interrupt Vector base address and to specify software options, as indicated by the bit assignments in Figure 5.

(Read Only): The Interrupt Vector Register holds the current Interrupt Vector value. See Figure 6 and Table 5.

#### STACK CONTROLLER REGISTERS:

SUR (Write Only): The Stack Limit Register holds the upper limit values (0 to 255) for the depth of the Parameter Stack (bits 0-7) and the Return Stack (bits 8-15). These must be accessed together. See Figure 7.

SPR : The Stack Pointer Register holds the stack pointer value for each stack. Bits 8-15 represent the stack memory location being accessed for the Return Stack, while bits 0-7 represent the stack memory location being accessed for the Parameter Stack. These must be accessed together, as SPR . See Figure 8.



#### FIGURE 6. INTERRUPT VECTOR REGISTER ( IVE ) BIT FIELD ASSIGNMENTS



#### MEMORY PAGE CONTROLLER REGISTERS:

**CPR** : The **Code Page Register** contains the value for the **current Code** page. See Figure 9 for bit field assignments.

**DER** : The **Data Page Register** contains the value for the current Data page. See Figure 10 for bit field assignments.

**UPR**: The **User Page Register** contains the value for the current 32K-word User page. See Figure 11 for bit field assignments.

USE: The User Base Address Register contains the base address for User Memory Instructions. See Figure 11 for bit field assignments.

**E**: The **Index Page Register** extends the **Index Register** (**1**) by 5 bits, i.e. when a Return From Subroutine is performed, the **IPR** contains the Code page from which the subroutine was called, and comprises the 5 most significant bits of the top element of the Return Stack. See Figure 12.

USER PAGE

**RESERVED\*** 

**MA19** 

MA18 MA17 MA16

REGISTER

UPR

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0







FIGURE 10. DATA PAGE REGISTER ( DER ) BIT FIELD ASSIGNMENTS





# Initialization of Registers

circuits. The registers initialize as shown in Table 4. While the RTX 2000 Microcontroller core. Its sources include the RESET input is HIGH, the TCLK and PCLK clock several on-chip peripherals and 6 external interrupt inputs. outputs are held reset in the LOW state.

## **RTX Interrupt Controller**

A HIGH level on the RTX RESET pin initializes the on-chip The RTX 2000 Interrupt Controller manages interrupts for

#### TABLE 4. REGISTER INITIALIZATION AND ASIC ADDRESS ASSIGNMENTS

| REGISTER | HEX               | INTIALIZED<br>CONTENTS | COMMENTS                                                                                                                                                                      |  |  |  |
|----------|-------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TOP      |                   | 0000 0000 0000 0000    | <b>TOE</b> Register: No ASIC address is assigned for this register; <b>TOE</b> is the implicit source or destination for certain instructions.                                |  |  |  |
| NEXT     |                   | 1111 1111 1111 1111    | <b>NEXT</b> Register: No ASIC address is assigned for this register; <b>NEXT</b> is the implicit source or destination for certain instructions and for external memory data. |  |  |  |
| æ        |                   | 0000 0000 0000 0000    | Instruction Register: No ASIC address is assigned for this register; III is the implicit source for certain instructions and cannot be read or written directly.              |  |  |  |
| D        | 00H<br>01H<br>02H | 1111 1111 1111 1111    | Index Register: The address used for <b>I</b> determines what type of operation will be performed (see Table 10).                                                             |  |  |  |
| CR       | 03Н               | 0100 0000 0000 1000    | Configuration Register: Boot = 1; Interrupts Disabled; Byte Order = 0.                                                                                                        |  |  |  |
| MD       | 04H               | 1111 1111 1111 1111    | Multistep Divide Register.                                                                                                                                                    |  |  |  |
| SR       | 06H               | 0000 0000 0000 0000    | Square Root Register.                                                                                                                                                         |  |  |  |
| PC       | 07H               | 0000 0000 0000 0000    | Program Counter Register.                                                                                                                                                     |  |  |  |
| IMR      | 08H               | 0000 0000 0000 0000    | Interrupt Mask Register.                                                                                                                                                      |  |  |  |
| SPR      | 09H               | 0000 0000 0000 0000    | Stack Pointer Register: The beginning address for each stack is set to a value of "0".                                                                                        |  |  |  |
| IVR      | OBH               | 0000 0010 0000 0000    | Interrupt Vector Register: Read only; this register holds the current Interrupt Vector value, and is initialized to the "No Interrupt" value.                                 |  |  |  |
| SLR      | овн               | 1111 1111 1111 1111    | Stack Limit Register: Each stack limit is set to a value of 255.                                                                                                              |  |  |  |
| IPR      | осн               | 0000 0000 0000 0000    | Index Page Register.                                                                                                                                                          |  |  |  |
| DPR      | ODH               | 0000 0000 0000 0000    | Data Page Register: The Data Address Page is set for page '0'.                                                                                                                |  |  |  |
| UPR      | OEH               | 0000 0000 0000 0000    | User Page Register: The User Address Page is set for page '0'.                                                                                                                |  |  |  |
| CPR      | OFH               | 0000 0000 0000 0000    | Code Page Register: The Code Address Page is set for page '0'.                                                                                                                |  |  |  |
| IBC      | 10H               | 0000 0000 0000 0000    | Interrupt Base/Control Register.                                                                                                                                              |  |  |  |
| UBR      | 11H               | 0000 0000 0000 0000    | User Base Address Register: The User base address is set to '0' within the user page.                                                                                         |  |  |  |
| TCO/TPO  | 13H               | 0000 0000 0000 0000    | Timer/Counter Register 0: Set to time out after 65536 clock periods or events.                                                                                                |  |  |  |
| TC1/TP1  | 14H               | 0000 0000 0000 0000    | Timer/Counter Register 1: Set to time out after 65536 clock periods or events.                                                                                                |  |  |  |
| TC2/TP2  | 15H               | 0000 0000 0000 0000    | Timer/Counter Register 2: Set to time out after 65536 clock periods or events.                                                                                                |  |  |  |
| MLR      | 16H               | 1111 1111 0000 0000    | Multiplier Lower Product Register: Read Only.                                                                                                                                 |  |  |  |
| MHR      | .17H              | 1111 1111 1111 1111    | Multiplier High Product Register: Read Only.                                                                                                                                  |  |  |  |

When one of the sources requests an interrupt, the Interrupt Controller checks whether the interrupt is masked. If it is not, the controller attempts to interrupt the processor. If processor interrupts are enabled, the processor will execute an Interrupt Acknowledge cycle and disable interrupts. In response to the Interrupt Acknowledge cycle, the Interrupt Controller places an Interrupt Vector on the internal ASIC Bus, based on the highest priority pending interrupt. The processor performs a Subroutine Call to the address in Memory page 0 contained in the vector. When the Interrupt Handler executes a Return From Subroutine, the processor returns to the interrupted code and re-enables interrupts. Before the Interrupt Handler returns, it must ensure that the condition that caused the interrupt is cleared, or else the processor will be immediately interrupted as soon as it returns.

Processor interrupts are enabled and disabled by clearing and setting the **Interrupt Disable Flag**. When the RTX is reset, this flag is set (bit 04 of the  $\bigcirc$  = 1), disabling the interrupts. This bit is a Write-Only bit that always reads as 0, allowing interrupts to be enabled in only 2 cycles with a simple read/write operation in which the processor reads the bit value, then writes it back to the same location. The actual status of the Interrupt Disable Flag can be read from bit 14 of the  $\bigcirc$ .

In addition to disabling them at the processor level, all interrupts except the **Non-Maskable Interrupt** (NMI) can be individually masked by the Interrupt Controller by setting the appropriate bit in the **Interrupt Mask Register** ( **IME**). After resetting the RTX 2000, all of the bits in the **IME** are cleared, thereby unmasking all interrupts.

The Interrupt Controller prioritizes interrupt requests, and generates an Interrupt Vector for the highest priority interrupt request. The address that the vector points to is determined by the source of the interrupt and the contents of the **Interrupt Base/Control Register** (**IEC**). Because address bits MA19 – MA16 are always zero in an Interrupt Acknowledge cycle, the entry point to the Interrupt Handlers must reside on Memory Page zero. The rest of the vector is generated as indicated in Table 5.

The Interrupt Vector can also be read from the **Interrupt Vector Register** ( $\boxed{ME}$ ) directly. This allows interrupt requests to be monitored by software, even if they are disabled by the processor. If no interrupts are being requested, bit 09 of the  $\boxed{ME}$  will be 1.

External interrupts EI5-EI1 are active HIGH level-sensitive inputs. Therefore, the Interrupt Handlers for these interrupts must clear the source of interrupt prior to returning to the interrupted code. The external **NMI**, however, is an edgesensitive input which requires a rising edge to request an interrupt.

The two classes of on-chip peripherals that produce interrupts are the Stack Controllers and the Timer/Counters.

The Stack Controllers request an interrupt whenever a stack overflow or underflow condition exists. These interrupts can be cleared by pushing or popping the stack to alleviate the condition, or by rewriting SPR. See the section on "Dual Stack Architecture" for more information regarding how the limits set into SPR can be used to generate interrupts.

|          |                  | ······································ |             | IMR | VECTOR ADDRESS BITS |    |    |    |    |
|----------|------------------|----------------------------------------|-------------|-----|---------------------|----|----|----|----|
| PRIORITY | INTERRUPT SOURCE |                                        | SENSITIVITY | BIT | 09                  | 08 | 07 | 06 | 05 |
| 0 (High) | NMI              | Non-Maskable Interrupt                 | Pos Edge    | N/A | 0                   | 1  | 1  | 1  | 1  |
| 1        | El1              | External Interrupt 1                   | High Level  | 01  | 0                   | 1  | 1  | 1  | 0  |
| 2        | PSU              | Parameter Stack Underflow              | High Level  | 02  | 0                   | 1  | 1  | 0  | 1  |
| 3        | RSU              | Return Stack Underflow                 | High Level  | 03  | 0                   | 1  | 1  | 0  | 0  |
| 4        | PSV              | Parameter Stack Overflow               | High Level  | 04  | 0                   | 1  | 0  | 1  | 1  |
| 5        | RSV              | Return Stack Overflow                  | High Level  | 05  | 0                   | 1  | 0  | 1  | 0  |
| 6        | El2              | External Interrupt 2                   | High Level  | 06  | 0                   | 1  | 0  | 0  | 1  |
| 7        | TCIO             | Timer/Counter 0                        | Edge        | 07  | 0.                  | 1  | 0  | 0  | 0  |
| 8        | TCI1             | Timer/Counter 1                        | Edge        | 08  | 0                   | 0  | 1  | 1  | 1  |
| 9        | TCI2             | Timer/Counter 2                        | Edge        | 09  | 0                   | 0  | 1  | 1  | 0  |
| 10       | EI3              | External Interrupt 3                   | High Level  | 10  | 0                   | 0  | 1  | 0  | 1  |
| 11       | El4              | External Interrupt 4                   | High Level  | 11  | 0                   | 0  | 1  | 0  | 0  |
| 12       | EI5              | External Interrupt 5                   | High Level  | 12  | 0                   | 0  | 0  | 1  | 1  |
| 13 (Low) | SWI              | Software Interrupt                     | High Level  | 13  | 0                   | 0  | 0  | 1  | 0  |
| N/A      | None             | No Interrupt                           | N/A         | N/A | 1                   | 0  | 0  | 0  | 0  |

#### TABLE 5. INTERRUPT SOURCES, PRIORITIES AND VECTORS

The timers generate edge-sensitive interrupts whenever they time out. Because they are edge-sensitive and are cleared during an Interrupt Acknowledge cycle or during the direct reading of **WR** by software, no action is required by the handlers to clear the interrupt request.

Finally, a mechanism is provided by which interrupts can be requested by using software commands. A **SWI** is requested by setting an internal flip-flop attached to one input of the Interrupt Controller. The **SWI** is reset by clearing the flip-flop. The flip-flop is accessed by I/O Reads and Writes.

Because the interrupt may not be serviced immediately, the instructions which immediately follow the **SWI** should not depend on whether or not the interrupt has been serviced, and should cause a one or two cycle idle condition.

#### INTERRUPT SUPPRESSION

The RTX 2000 allows maskable interrupts to be suppressed, delaying them temporarily while critical operations are in progress. Critical operations are instruction sequences and hardware operations that, if interrupted, would result in the loss of data or misoperation of the hardware.

Standard critical operations during which interrupts are automatically suppressed by the system include Streamed instructions (see the description of the **II** register), Long Call sequences (see "Subroutine Calls And Returns"), and Multiplier Access instructions (see "RTX 2000 On-Chip Multiplier"). In addition to this, user defined, external devices can suppress interrupts during critical operations by applying a HIGH level on the **INTSUP** pin for as long as required.

Since the NMI can still cause the processor to perform an Interrupt Acknowledge cycle in the middle of these critical operations, preventing a normal return to the interrupted instruction, a "Return From Subroutine" should not be performed from the NMI service routine.

Interrupts which have occurred while interrupt suppression is in effect will be recognized as soon as the suppression terminates.

#### **Dual Stack Architecture**

The RTX 2000 features a dual stack architecture. The two stacks are the Parameter Stack and the Return Stack, both of which may be accessed in parallel by a single instruction. The functional structure of each of these stacks is shown in Figure 13. This architecture minimizes overhead in passing parameters between subroutines.

The Parameter Stack is used for temporary storage of data and for passing parameters between subroutines. The top two elements of this stack are contained in the **IOF** and **NEXT** registers of the processor, and the remainder of this stack is located in stack memory. The stack memory assigned to the Parameter Stack is 256 words deep by 16 bits wide.

The Return Stack is used for storing return addresses when performing Subroutine Calls, or for storing values temporarily. Because the RTX 2000 uses a separate Return Stack, it can



call and return from subroutines and interrupts with a minimum of overhead. The top element of the Return Stack is 21 bits wide. The 16-bit Index Register, 1, and the 5-bit Index Page Register, 1, hold the top element of this stack, while the remainder is located in stack memory. The stack memory portion of the Return Stack is also 21 bits wide, and is 256 words deep.

The bit fields of the Return Stack take on different assignments, depending upon whether the processor is performing a subroutine operation, as indicated in Figure 12.

#### **RTX 2000 STACK CONTROLLERS**

The two stacks of the RTX 2000 are controlled by identical Programmable Stack Controllers.

The Stack Pointer Register, SER, for the Programmable Stack Controllers contains the current top stack memory address for both areas of stack memory. Bits 8–15 of this register contain the current top stack memory address for the Return Stack, while bits 0–7 contain the current top stack memory address for the Parameter Stack. The value for each stack memory address can range from 0 to 255.

Each stack memory pointer points at the position of the "top" item in its stack memory. This is the item that was most recently pushed into this stack memory. On reset the stack memory pointer for both areas of stack memory is set to a value of 0.

During a stack READ ("pop") operation, the stack memory pointer points at the item which can be popped from the stack memory. Once that item has been popped from the stack memory, the stack memory pointer is decremented by 1.

During a stack WRITE ("push") operation, the stack memory pointer is incremented by 1 before the new item is pushed to the memory stack.

The Stack Limit Register, SEE , is a write only register which holds the upper limit values for the depth of the Parameter Stack (bits 0–7) and the Return Stack (bits 8–15). These upper limits are set by the user and can be any value between 0 and 255. At Reset, the Stack Limit Register is initialized to a value of 255 for each stack. The lower limit for each stack is fixed at 0. The upper and lower stack limits are utilized by the Interrupt Controller to generate "underflow", (PSU and RSU), and "overflow", (PSV and RSV), interrupts when the number of pops or pushes of the stack reach the set limits.

During a stack Read operation, an underflow interrupt is generated when data is read from stack location 1. An overflow interrupt is generated when the stack pointer value for the location being read is equal to one more than the stack limit value for that stack.

NOTE: If access to location 0 of either stack is required, the underflow interrupts should be masked or disabled. During a stack Write operation, an overflow interrupt is generated when the stack pointer value for the location being written to is greater than the stack limit value for that stack. An underflow interrupt is generated when data is written to locations 0 or 255.

If a stack is pushed past location 255, the stack pointer for that stack will "wrap around" back to 0, allowing earlier data to be overwritten. Unless the ability to serve as a circular 256 word buffer is required by the application, the stack limits and interrupt responses should be configured to deal with the overflow condition before the wrap occurs and data is lost.

Since the RTX can take up to four clock cycles to respond to an interrupt, the values set in the Stack Limit register (PSL and RSL) should include a safety margin which allows valid values to continue being pushed onto the stack until the processor executes the interrupt service routine.

Because it is possible to generate an interrupt, then perform stack operations which cause it to go away before it has been serviced, the user should exercise care in stack management. It is also recommended that valid code be supplied at every interrupt vector location to prevent unforeseen errors.

#### RTX 2000 Timer/Counters

The RTX 2000 has three 16-bit timers, each of which can be configured to perform timing or event counting. All decrement synchronously with the falling edge of TCLK. Timer registers are readable in a single machine cycle because they reside on the processor's internal ASIC Bus.

The timer selection bits of the **LEC** determine whether a timer is to be configured for external event counting or internal time-base timing, and the respective counter clock inputs are assigned to the on-chip TCLK signal or the off-chip generated EI5-EI3 signals according to the value of these bits. EI5, EI4 and EI3 are synchronized internally with TCLK. See Table 6 for Timer/Clock selection by **LEC** bit values.

| TABLE 6. TIMER/CLOCK SELECTIO |
|-------------------------------|
|-------------------------------|

| BC BIT | VALUES | TIMER CLOCK SOURCE |      |      |  |
|--------|--------|--------------------|------|------|--|
| BIT 09 | BIT 08 | <b>TC</b> 2        | TCI  | TC0  |  |
| 0      | 0      | TCLK               | TCLK | TCLK |  |
| 0      | 1      | TCLK               | TCLK | El3  |  |
| 1      | . 0    | TCLK               | El4  | El3  |  |
| 1      | 1      | EI5                | El4  | El3  |  |

The timers ( **ICO**, **ICO**, **and ICO**) are all free-running, and when they time-out, they reload themselves automatically with the programmed initial value from their designated Timer Preload Register ( **ICO**  $\rightarrow$  **ICO**, **ICO**, **ICO**, and **ICO**  $\rightarrow$  **ICO**, then continue timing or counting.

Each timer provides an output to the Interrupt Controller to indicate when a time-out for the timer has occurred. The RTX 2000 can determine the state of a timer at any time either by reading the timer's value, or upon a time-out by using the timer's interrupt. Figure 14 shows the sequence of Timer/Counter operations.

## ALU

The RTX 2000 has a 16-bit ALU capable of performing the following arithmetic and logic operations:

- ADD and SUBTRACT (A-B and B-A; with and without carry)
- AND, OR, XOR, NOR, NAND, XNOR, NOT.



FIGURE 14. RTX 2000 TIMER/COUNTERS



The **TOP** and **NEXT** registers can also undergo single bit shifts in the same cycle as a logic or arithmetic operation.

In Figure 15, the control and data paths to the ALU are shown. Except for **TOP** and **NEXT**, each of the Internal Core Registers can be addressed explicitly as an ASIC Bus Device, as can other internal registers in specialized applications such as in Step Math functions. In each of these cases, the input would be addressed as a device on the ASIC Bus.

When performing these functions, the math/logic operand (a) starts out in **TOP** and is placed on the T-bus. Operand (b) arrives at the ALU on the Y-bus, but can come from one of four sources: **NEXT**; an internal register; an ASIC Bus device; or from the 5 least significant bits of **TB**. The source of operand (b) is determined by the **TB** register bits used to define the ALU instruction coding. The result of the ALU operation is placed into **TOP**.

Step Math functions which are performed through the ALU are divide and square root. The ALU can also perform multiplication, but does not because this function is performed more efficiently by the RTX 2000 on-chip Multiplier. Sign and scaling functions are controlled by the ALU function and shift options, which are part of the coded instruction contained in **II**.

Step Divide operation assumes a double precision (32-bit) dividend, with the most significant word placed in **IOP**, and the less significant word in **NEXT**, and the divisor in **MD**. In each step, if the contents in **IOP** are greater than the contents in **MD** (and therefore no borrow will be generated), then the contents of **MD** are subtracted from the contents of **IOP**. The result is placed into **IOP**. The contents of **IOP** and **NEXT** are then jointly shifted left one bit (32-bit left shift), and a "1" is shifted into the least significant bit of **NEXT** if the subtract was performed. This step is required for each quotient bit.

During Step Square Root operation, the double precision argument is assumed to be in **IOP** and **NEXT**, as in the Step Divide. The first step begins with **MD** containing zeros. The Step Square Root is performed much like a Step Divide, except that the input from the Y-bus is the OR of the contents of **SR** and **MD**\*2. When the subtraction is

performed, SR is ORed into MD, and SR is shifted right on every step. One step is required for each bit of the result. At the end of the operation, the square root of the original value is in MD and NSR, and the remainder is in IOP.

# RTX 2000 On-Chip Multiplier

The Hardware Multiplier on the RTX 2000 multiplies two 16-bit numbers, yielding a 32-bit product in one clock cycle.

The multiplication function is activated by an I/O Write instruction to one of the ASIC Bus addresses assigned to the multiplier.

The multiplier's input operands come from the **IOP** and **NEXU** registers, and can be treated as either signed (two's complement) or unsigned integers, depending on the form of the instruction used. In addition, if the **ROUND** option is selected the multiplier can round the result to 16 bits. Note that the multiply instructions do not pop the Parameter Stack; the contents of **IOP** and **NEXU** remain intact.

The product is read from the Multiplier High Product Register, MIR, which contains the upper 16 bits of the product, and the Multiplier Lower Product Register, MIR, which contains the lower 16 bits. The registers may be read in either order, and there is no requirement that both registers be read. Reading either register moves its value into **IOP**, and pushes the original value in **IOP** into **NEXT**. The original value in **NEXT** is lost; it is not pushed to stack memory. This permits overwriting the original operands left in **IOP** and **NEXT**, which are not popped by the multiply operation.

If 32-bit precision is not required, the multiplier output may be rounded to 16 bits. This is accomplished by setting the **ROUND** bit in the Interrupt Base/Control Register, **ISC**, to 1. The **Round** operation rounds the lower 16 bits of the results into the upper 16 bits. The result is read from **MIR** into **IOP**. Following the read, the contents of **IOP** and **NEXT** should be exchanged, then a "Drop Top of Stack" instruction should be executed to discard one of the original operands. The **ROUND** bit functions independently of whether the signed or unsigned mode is used.



The multiply instructions disable interrupts during the multiplication cycle, and for the next cycle. Reading either **MHE** or **MHE** also disables interrupts during the read, and for the next clock cycle. This allows a multiplication operation to be performed, and both the upper and lower registers to be read sequentially, with no danger of a non-**NMI** interrupt service routine corrupting the contents of the registers between reads.

#### MULTIPLIER REGISTERS

**MITE:** The **Multiplier High Product Register** holds the most significant 16 bits of the 32-bit product generated by the RTX Multiplier. If the **MIC** register's **ROUND** bit is set, this register holds the rounded 16-bit output of the RTX Multiplier.

**MLE:** The **Multiplier Lower Product Register** holds the least significant 16 bits of the 32-bit product generated by the RTX Multiplier.

# RTX 2000 Off-Chip Interfaces

#### ASIC BUS INTERFACE

The RTX 2000 ASIC Bus services both internal processor core registers and the on-chip peripheral registers, and eight external off-chip ASIC Bus locations. All ASIC Bus operations require a single cycle to execute and transfer a full 16-bit word of data. The external ASIC Bus maps into the last eight locations of the 32 location ASIC Address Space. The three least significant bits of the address are available as the ASIC Address Bus. The addresses therefore map as shown in Table 7.

| AS   | IC BUS SIGN | ASIC |         |  |
|------|-------------|------|---------|--|
| GA02 | GAO1        | GA00 | ADDRESS |  |
| 0    | 0.          | 0    | 18H     |  |
| 0    | 0           | 1    | 19H     |  |
| 0    | 1           | 0    | 1AH     |  |
| 0    | 1           | 1    | 1BH     |  |
| - 1  | 0           | 0    | · 1CH   |  |
| 1    | 0           | 1    | 1DH     |  |
| 1    | 1           | 0    | 1EH     |  |
| 1    | 1           | 1    | 1FH     |  |

#### TABLE 7. ASIC BUS MAP

# RTX 2000 Extended Cycle Operation

The RTX 2000 bus cycle timing can be extended for USER Memory accesses and INTA cycles. This allows the use of some slower memory devices without the necessity of adding external wait states. The bus cycle is extended by the same amount (1 TCLK) as it would be if one wait state were added to the cycle (see Timing Diagrams). In an extended cycle, which is generated by setting the Cycle Extend bit (CYCEXT - bit 7 of the C:), PCLK is High for 1/2 TCLK period and Low for 1-1/2 TCLK period (i.e. PCLK is extended Low for one additional TCLK period). When the CYCEXT bit is set, extended cycles are used for all USER Memory and INTA cycles.

#### **RTX 2000 MEMORY BUS INTERFACE**

The RTX 2000 can address 1 Megabyte of memory, divided into 16 non-overlapping pages of 64K bytes. The page accessed depends on whether the memory access is for Code (instructions and literals), Data, User Memory, or Interrupt Code. The page selected also depends on the contents of the Page Control Registers: the Code Page Register ( IPF), the Data Page Register ( IPF), the User Page Register ( IPF) and the Index Page Register ( IPF). Furthermore, the User Base Address Register ( IPF) and the Interrupt Base/Control Register ( IPF) are used to determine the complete address for User Memory accesses and Interrupt Acknowledge cycles. External memory data is accessed through NEXT.

When executing code other than during an Interrupt Service routine, the memory page is determined by the contents of the **OPR**. Bits 03-00 generate address bits MA19-MA16, as shown in Figure 9. The remainder of the address (MA15-MA01) comes from the **Program Counter Register** (**PC**). After resetting the processor, both the **PC** and the **OPR** are cleared and execution begins at page 0, word 0.

A new Code page is selected by writing a 4-bit value to the **CPR**. The value for the Code page is input to the **CPR** through a pre-load procedure which withholds the value for one clock cycle before loading the **CPR** to ensure that the next instruction is executed from the same Code page as the instruction which set the new Code page. Execution immediately thereafter will continue with the next instruction in the new page.

An Interrupt Acknowledge cycle is a special case of an Instruction Fetch cycle. When an Interrupt Acknowledge cycle occurs, the contents of the CPR and C are saved on the Return Stack and then the CPR is cleared to point to page 0. The Interrupt Controller generates a 16-bit address, or "vector", which points to the code to be executed to process the interrupt. To determine how the Interrupt Vector is formed, refer to Figure 6 for the register bit assignments, and also to the Interrupt Controller section.

The page for data access is provided by either DPF or GPF, as shown in Figures 9 and 10. Data Memory Access instructions can be used to access data in a memory page other than that containing the program code. This is done by writing the desired page number into the Data Page Register (DPF) and setting bit 5 (DPRSEL) of the IBC register to 1. If DPF is set to equal GPF, or if DPRSEL = 0, data will be accessed in the Code page. When the RTX 2000 is reset, DPF points to page 0 and DPRSEL resets to 0, selecting the GPF.

The last memory area to be discussed is the User Memory area. User Memory consists of blocks of 32 words that can be located anywhere in memory. The word being accessed in a block is pointed to by the five least significant bits of the User Memory instruction (see Table 18), eliminating the need to explicitly load an address into **IOP** before reading or writing to the location. Upon RTX 2000 reset, **UPP** is cleared and points to the block starting at word 0, while **UPP** is cleared so that it points to page 0. The word in the block is pointed to by the five least significant bits of the User Memory instruction and bits 05–01 of the **UPP**. These bits from these two registers are logically OR'ed to produce the address of the word in memory. See Figure 11.

#### SUBROUTINE CALLS AND RETURNS

The RTX can perform both "short" subroutine calls and "long" subroutine calls. A short subroutine call is one for which the subroutine code is located within the same Code page as the Call instruction, and no processor cycle time is expended in reloading the CER.

Performing a long subroutine call involves transferring execution to a different Code page. This requires that the CPR be loaded with the new Code page as described earlier, followed immediately by the Subroutine Call instruction. This adds two additional cycles to the execution time for the subroutine call.

For all instructions except Subroutine Calls or Branch instructions, bit 5 of the instruction code represents the Subroutine Return Bit. If this bit is set to 1, a Return is performed whereby the return address is popped from the Return Stack, as shown in Figure 11. The page for the return address comes from the **IDE**. The contents of the **IDE** are written to the **DE**, and the contents of the **IDE** are written to the **DE** so that execution resumes at the point following the Subroutine Call. The Return Stack is also popped at this time.

#### WORD AND BYTE MEMORY ACCESS

Using Main Memory Access instructions, the RTX 2000 can perform either word or single byte Main Memory accesses, as well as byte swapping within 16-bit words.

Bit 12 of the Memory Access Opcode (see Table 17), is used to determine whether byte or word operations are to be performed (where bit 12 = 0 signifies a word operation, and bit 12 = 1 signifies a byte operation). In addition, the determination of whether a byte swap is to occur depends on which mode (the "Motorola-Like" or the "Intel-Like") is in effect, and on whether an even or odd address is being accessed (see Figures 17 and 18).

Whenever a word of data is read by a Data Memory operation into the processor, it is first placed in the **NEXT** register. By the time the instruction that reads that word of data is completed, however, the data may have been moved, optionally inverted, or operated on by the ALU, and placed in the **TOP** register. Whenever a Data Memory operation writes to memory, the data comes from the **NEXT** register.

The Byte Order Bit is bit 2 of the **Configuration Register**, **C** (see Figure 3 in the "RTX Internal Registers" Section). This bit is used to determine whether the default ("Motorola-Like") or byte swap ("Intel-Like") mode will be used in the Data Memory accesses.

#### Word Access - (Memory Access Opcode, IF Bit 12 = 0)

Bit 2 = 0: The "Motorola-Like" mode of word access (also known as the "Big Endian" mode) to an even address (A0 = 0) results in an unaltered transfer of data, as shown in Figure 17. Word access to an odd address (A0 = 1) while in this mode will effectively cause the Byte Order Bit to be complemented and will result in the bytes being swapped.

Bit 2 = 1: The "Intel-Like" mode of word access (also known as the "Little Endian" mode) to an even address (A0 = 0) results in a data transfer in which the bytes are swapped. Word access to an odd address (A0 = 1) while in this mode will effectively cause the Byte Order Bit to be complemented with the net result that no byte swap takes place when the data word is transferred. See Figure 17. Byte Access - (Memory Access Opcode, IR Bit 12 = 1)

**EX** Bit 2 = 0: During byte mode Memory access, a *Byte Read* from an even address in the "Motorola-Like" mode will cause the upper byte (MD15-MD08) of memory data to be read into the lower byte position (MD07-MD00) of **NEXI**, while the upper byte (MD15 - MD08) is set to 0. A *Byte Write* operation accessing an even address will cause the byte to be written from the lower byte position (MD07-MD00) of **NEXI** into the upper byte position (MD07-MD00) of MEXI into the upper byte position (MD07-MD00) of MEXI into the upper byte position (MD07-MD00) of MEXI into the upper byte position (MD07-MD00) in Memory will be left unaltered. Accessing an odd address for either of these operations will cause the Byte Order Bit to be complemented, with the net result that no swap will occur. See Figure 18.

NOTE: These features are for Main Memory data access only, and have no effect on instruction fetches, long literals, or User Data Memory.





**CR** Bit 2 = 1: Accessing an even address in the "Intel-Like" Mode means that a Byte Read operation will cause the lower byte of data to be transferred without a swap operation. A Byte Write in this mode will also result in an unaltered byte transfer. Conversely, accessing a odd address for a Byte operation while in the "Intel-Like" Mode will cause the Byte Order bit to be complemented. In a Byte Read operation, this will result in the upper byte (MD15-MD08) of data being swapped into the lower byte position (MD07-MD00). while the upper byte is set to 0 (MD15 - MD08 set to 0). See Figure 18. A Byte Write operation accessing an odd address will cause the byte to be swapped from the lower byte position (MD07-MD00) of the processor register into the upper byte position (MD15-MD08) of the Memory location. The data in the lower byte position (MD07-MD00) in that Memory location will be left unaffected.



#### FIGURE 18. MEMORY ACCESS (BYTE)

# RTX 2000 Software

The instruction set for the RTX 2000 TForth compiler combines multiple high level instructions into single machine instructions without having to rely on either pipelines or caches. This optimization yields an effective throughput which is faster than the processor's clock speed, while avoiding the unpredictable execution behavior exhibited by most RISC processors caused by pipeline flushes and cache misses.

#### 2000 COMPILERS

Harris offers a complete ANSI C cross development environment for the RTX 2000. The environment provides a

powerful, user-friendly set of software tools designed to help the developers of embedded real-time control systems get their designs to market quickly. The environment includes the optimized ANSI C language compiler, symbolic menu driven C language debugger, RTX assembler, linker, profiler and PROM programmer interface.

The RTX 2000 TForth compiler from Harris translates Forth-83 source code to RTX 2000 machine instructions. This compiler also provides support for all of the RTX 2000 instructions specific to the processor's registers, peripherals, and ASIC Bus. See the tables in the following sections for instruction set information.

| NOTATIONS |                                                                                                                                                                                                                                                                                                       |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| m-read    | Read data (byte or word) from memory location addressed by contents of <b>TOP</b> register into <b>TOP</b> register.                                                                                                                                                                                  |
| m-write   | Write contents (byte or word) of NEXT register into memory location addressed by contents of TOP register.                                                                                                                                                                                            |
| g-read    | Read data from the ASIC address (address field <i>ggggg</i> of instruction) into <b>TOP</b> register.<br>A read of one of the on-chip peripheral registers can be done with a <i>g</i> -read command.                                                                                                 |
| g-write   | Write contents of <b>TOP</b> register to ASIC address (address field <i>ggggg</i> of instruction). A write to one of the on-chip peripheral registers can be done with a <i>g-write</i> command.                                                                                                      |
| u-read    | Read contents (word only) of User Space location (address field uuuuu of instruction) into IOP register.                                                                                                                                                                                              |
| u-write   | Write contents (word only) of <b>IOP</b> register into User Space location (address field <i>uuuuu</i> of instruction).                                                                                                                                                                               |
| SWAP      | Exchange contents of TOP and NEXT registers                                                                                                                                                                                                                                                           |
| DUP       | Copy contents of <b>TOP</b> register to <b>NEXT</b> register, pushing previous contents of <b>NEXT</b> onto Stack Memory.                                                                                                                                                                             |
| OVER      | Copy contents of <b>NEXT</b> register to <b>TOP</b> register, pushing original contents of <b>TOP</b> to <b>NEXT</b> register and original contents of <b>NEXT</b> register to Stack Memory.                                                                                                          |
| DROP      | Pop Parameter Stack, discarding original contents of <b>TOP</b> register, leaving the original contents of <b>NEXT</b> in <b>TOP</b> and the original contents of the top Stack Memory location in <b>NEXT</b> .                                                                                      |
| inv       | Perform 1's complement on contents of TOP register, if i bit in instruction is 1.                                                                                                                                                                                                                     |
| alu-op    | Perform appropriate cccc or aaa ALU operation from Table 21 on contents of TOP and NEXT registers.                                                                                                                                                                                                    |
| shift     | Perform appropriate shift operation ( <i>ssss</i> field of instruction) from Table 22 on contents of <b>TOP</b> and/or <b>NEXT</b> registers.                                                                                                                                                         |
| d         | Push short literal <i>d</i> from <i>ddddd</i> field of instruction onto Parameter Stack (where <i>ddddd</i> contains the actual value of the short literal). The original contents of <b>TOP</b> are pushed into <b>NEXT</b> , and the original contents of <b>NEXT</b> are pushed onto Stack Memory. |
| D         | Push long literal $D$ from next sequential location in program memory onto Parameter Stack.<br>The original contents of <b>TOP</b> are pushed into <b>NEXT</b> , and the original contents of <b>NEXT</b> are pushed onto Stack Memory.                                                               |
| R         | Perform a Return From Subroutine if bit = 1.                                                                                                                                                                                                                                                          |
| x         | Bit fields containing x's are ignored by the processor.                                                                                                                                                                                                                                               |

#### TABLE 8. INSTRUCTION SET SUMMARY

#### TABLE 9. INSTRUCTION REGISTER BIT FIELDS (BY FUNCTION)

| FUNCTION CODE | DEFINITION18                                     |
|---------------|--------------------------------------------------|
| <i>ggggg</i>  | Address field for ASIC Bus locations             |
| иииии         | Address field for User Space memory locations    |
| cccc<br>aaa   | ALU functions (see Table 21)                     |
| ddddd         | Short literals (containing a value from 0 to 31) |
| SSSS          | Shift Functions (see Table 22)                   |

#### TABLE 10. RTX 2000 II AND DE ACCESS OPERATIONS\*

| OPERATION<br>(g-read,<br>g-write) | RETURN<br>BIT<br>VALUE | ASIC<br>Address<br>ggggg | REGISTER   | FUNCTION                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|-----------------------------------|------------------------|--------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| R                                 | 0                      | 00000                    | <b>D</b> - | Pushes the contents of <b>II</b> into <b>IOP</b> (with no pop of the Return Stack)                                                                                                       |  |  |  |  |  |  |  |  |
| R                                 | 1                      | 00000                    |            | Pushes the contents of [] into []OE, then performs a Subroutine Return                                                                                                                   |  |  |  |  |  |  |  |  |
| W                                 | 0                      | 00000                    | 0          | Pops the contents of <b>IOP</b> into <b>II</b> (with no push of the Return Stack)                                                                                                        |  |  |  |  |  |  |  |  |
| W                                 |                        | 00000                    | ۵          | Performs a Subroutine Return, then pushes the contents of IOP into I                                                                                                                     |  |  |  |  |  |  |  |  |
| R                                 | 0.                     | 00001                    | 0          | Pushes the contents of II into IOE, popping the Return Stack                                                                                                                             |  |  |  |  |  |  |  |  |
| R                                 | 1                      | .00001                   | Ŭ,         | Pushes the contents of <b>1</b> into <b>102</b> without popping the Return Stack, then executes the Subroutine Return                                                                    |  |  |  |  |  |  |  |  |
| W                                 | 0                      | 00001                    | 0          | Pushes the contents of IOP into II popping the Parameter Stack                                                                                                                           |  |  |  |  |  |  |  |  |
| W                                 | · 1                    | 00001                    |            | Performs a Subroutine Return, then pushes the contents of TOP into                                                                                                                       |  |  |  |  |  |  |  |  |
| R                                 | 0                      | 00010                    | ۵          | Pushes the contents of <b>[]</b> shifted left by one bit, into <b>TOP</b><br>(the Return Stack is not popped)                                                                            |  |  |  |  |  |  |  |  |
| R                                 | 1                      | 00010                    | ۵          | Pushes the contents of <b>II</b> shifted left by one bit, into <b>ITOE</b> (the Return<br>Stack is not popped), then performs a Subroutine Return                                        |  |  |  |  |  |  |  |  |
| W                                 | 0                      | 00010                    | ۵          | Pushes the contents of <b>IOP</b> into <b>II</b> as a "stream" count, indicating that the next instruction is to be performed a specified number of times; the Parameter Stack is popped |  |  |  |  |  |  |  |  |
| w                                 | 1                      | 00010                    | 0          | Performs a Subroutine Return, then pushes the stream count into                                                                                                                          |  |  |  |  |  |  |  |  |
| R                                 | <b>O</b> .             | 00111                    | PC         | Pushes the contents of PC into TOP                                                                                                                                                       |  |  |  |  |  |  |  |  |
| R                                 | 1                      | 00111                    | PC         | Pushes the contents of PC into TOP, then performs a Subroutine Return                                                                                                                    |  |  |  |  |  |  |  |  |
| W                                 | 0                      | 00111                    | PC         | Performs a Subroutine Call to the address contained in <b>TOP</b> , popping the Parameter Stack                                                                                          |  |  |  |  |  |  |  |  |
| w                                 | 1                      | 00111                    | PC         | Pushes the contents of <b>TOP</b> onto the Return Stack before executing the Subroutine Return                                                                                           |  |  |  |  |  |  |  |  |

\* See the RTX Programmer's Reference Manual for a complete listing of typical software functions as well as instructions unique to the RTX 2000.



#### TABLE 14. REGISTER AND I/O ACCESS INSTRUCTIONS

|    |     |    |     |    |    |   |   |   |   |   |   |   | OPERA | TION |   |                    |                                       |        |
|----|-----|----|-----|----|----|---|---|---|---|---|---|---|-------|------|---|--------------------|---------------------------------------|--------|
| 15 | 14  | 13 | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2     | 1    | 0 |                    |                                       |        |
| r  |     |    |     |    |    |   |   |   |   |   |   |   |       |      |   |                    |                                       |        |
| 1  | . 0 | 1  | 1   | 0  | 0  | 0 | i | 0 | 0 | R | g | g | g.    | g    | g | g-read DROP        |                                       | inv    |
| 1  | 0   | 1  | . 1 | 1  | 1  | 1 | i | 0 | 0 | R | g | g | g     | g    | g | g-read             |                                       | inv    |
| 1  | 0   | 1  | 1   | с  | с  | с | с | 0 | 0 | R | g | g | g     | g    | g | <i>g-read</i> OVER |                                       | alu-op |
| 1  | 0   | 1  | 1   | 0  | 0  | 0 | i | 1 | 0 | R | g | g | g     | g    | g | DUP <i>g-write</i> |                                       | inv    |
| 1  | 0   | 1  | 1   | 1  | 1  | 1 | i | 1 | 0 | R | g | g | g     | g    | g | g-write            | · · · · · · · · · · · · · · · · · · · | inv    |
| 1  | 0   | 1  | 1   | C  | с  | С | с | 1 | 0 | R | g | g | g     | g    | g | <i>g-read</i> SWAP |                                       | alu-op |
|    |     |    |     | _  |    |   |   |   |   |   |   |   |       |      |   |                    |                                       |        |

#### TABLE 15. SHORT LITERAL INSTRUCTIONS

|    | INSTRUCTION CODE |    |    |    |    |   |   |   |   |   | OPERATION |   |   |   |   |             |        |
|----|------------------|----|----|----|----|---|---|---|---|---|-----------|---|---|---|---|-------------|--------|
| 15 | 14               | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4         | 3 | 2 | 1 | 0 |             |        |
| 1  | 0                | 1  | 1  | 0  | 0  | 0 | i | x | 1 | R | d         | d | d | d | d | d DROP      | inv    |
| 1  | 0                | 1  | 1  | 1  | 1  | 1 | i | 0 | 1 | R | d         | d | d | d | d | d           | inv    |
| 1  | ο                | 1  | 1  | с  | с  | с | с | 0 | 1 | R | d         | d | d | d | d | dOVER       | alu-op |
| 1  | 0                | 1  | 1  | 1  | 1  | 1 | i | 1 | 1 | R | d         | d | d | d | d | d SWAP DROP | inv    |
| 1  | о                | 1  | 1  | с  | с  | с | с | 1 | 1 | R | d         | d | d | d | d | d SWAP      | alu-op |





#### TABLE 18. USER SPACE INSTRUCTIONS

|            |    |    |    |          | INS | TRI      | лст      | 101      | 10       | DD       | Ξ      |          |          |          |    | ÖPEI                                                                                                    | RATION                                      |
|------------|----|----|----|----------|-----|----------|----------|----------|----------|----------|--------|----------|----------|----------|----|---------------------------------------------------------------------------------------------------------|---------------------------------------------|
| 15         | 14 | 13 | 12 | 11       | 10  | 9        | 8        | 7        | 6        | 5        | 4      | 3        | 2        | 1        | 0  |                                                                                                         | ×                                           |
| 1          | 1  | 0  | 0  | 0        | 0   | 0        | i        | 0        | 0        | R        | u      | u        | u        | u        | u  | u-read SWAP                                                                                             | inv                                         |
| 1          | 1  | 0  | 0  | 1        | 1   | 1        | i        | 0        | 0        | R        | ,<br>u | u        | u        | u        | u. | u-read SWAP                                                                                             | SWAP inv                                    |
| 1          | 1  | 0  | 0  | с        | с   | с        | с        | 0        | 0        | R        | u      | u        | u        | u        | u  | u-read SWAP                                                                                             | SWAP OVER alu-                              |
| 1          | 1  | 0  | 0  | 0        | 0   | 0        | i        | 1        | 0        | R        | u      | u        | u        | u        | u  | DUP u-write                                                                                             | inv                                         |
| 1          | 1  | 0  | 0  | 1        | 1   | 1        | i        | 1        | 0        | R        | u      | u        | u        | u        | u  | DUP u-write                                                                                             | DROP inv                                    |
| 1          | 1  | 0  | 0  | с        | с   | с        | Ċ        | 1        | 0        | R        | u      | u        | u        | u        | u  | u-read SWAP                                                                                             | alu-op                                      |
|            |    |    |    |          |     |          |          |          |          |          |        |          |          |          |    | ,                                                                                                       |                                             |
|            |    |    |    |          | тая | a F      | 10       | ۵        |          |          |        |          | JIN      | ISTI     |    | TIONS                                                                                                   |                                             |
|            |    |    |    |          | 1.  | سا سا ک  | 13       |          |          |          |        | .0.      | • •      |          |    | ·                                                                                                       |                                             |
|            |    |    |    |          | INS |          |          |          |          |          |        |          |          |          |    | OPEI<br>رــــــــــــــــــــــــــــــــــــ                                                           |                                             |
| 15         | 14 | 13 | 12 | 11       | 10  | 9        | 8        | 7        | 6        | 5        | 4      | 3        | 2        | 1        | 0  | r                                                                                                       |                                             |
| 1          | 0  | 1  | 0  | 0        | 0   | 0        | i        | 0        | 0        | R        | 0      | s        | s        | S        | s  |                                                                                                         | inv shift                                   |
| 1          | 0  | 1  | 0  | 1        | 1   | 1        | i        | 0        | 0        | R        | 0      | s        | s        | s        | s  | DROP DUP                                                                                                | inv shift                                   |
| 1          | 0  | 1  | 0  | с        | с   | с        | с        | 0        | 0        | R        | 0      | S        | s        | s        | s  | OVER SWAP                                                                                               | alu-op shift                                |
| 1          | 0  | 1  | 0  | 0        | 0   | 0        | i        | 0        | 1        | R        | 0      | S        | s        | S        | s  | SWAP DROP                                                                                               | inv shift                                   |
| 1          | 0  | 1  | 0  | 1        | 1   | 1        | i        | 0        | 1        | R        | 0      | s        | s        | s        | s  | DROP                                                                                                    | inv shift                                   |
| 1          | 0  | 1  | 0  | с        | с   | с        | с        | 0        | 1        | R        | 0      | s        | s        | s        | s  |                                                                                                         | alu-op shift                                |
| 1          | 0  | 1  | .0 | 0        | 0   | 0        | I        | 1        | 0        | R        | 0      | s        | s        | s        | s  | SWAP DROP DUP                                                                                           | inv shift                                   |
| 1          | 0  | 1  | 0  | 1        | 1   | 1        | i        | 1        | 0        | R        | 0      | s        | s        | s        | s  | SWAP                                                                                                    | inv shift                                   |
| 1          | 0  | 1  | 0  | с        | с   | с        | с        | 1        | 0        | R        | 0      | s        | s        | s        | s  | SWAP OVER                                                                                               | alu-op shift                                |
| 1          | 0  | 1  | 0  | 0        | 0   | 0        | i        | 1        | 1        | R        | 0      | s        | s        | s        | s  | DUP                                                                                                     | inv shift                                   |
| 1          | 0  | 1  | 0  | 1        | 1   | 1        | i        | 1        | 1        | R        | 0      | s        | s        | s        | s  | OVER                                                                                                    | inv shift                                   |
| .1         | 0  | 1  | 0  | с        | с   | · c      | с        | 1        | 1        | R        | 0      | s        | s        | s        | s  | OVER OVER                                                                                               | alu-op shift                                |
| -          |    |    |    |          |     |          |          |          |          |          |        |          |          |          |    |                                                                                                         |                                             |
|            |    |    |    |          | _   |          |          |          |          |          |        |          |          |          |    |                                                                                                         |                                             |
|            |    |    |    |          |     | AB       | LE       | 20.      | 51       | EP       | NI.P   | IH       | FU       | NC       |    | NS *                                                                                                    |                                             |
|            |    |    |    |          | INS | TRI      | лст      | 101      | 10       | DD       | Ξ      |          |          |          |    | OPEI                                                                                                    |                                             |
| 15         | 14 | 13 | 12 | 11       | 10  | 9        | 8        | 7        | 6        | 5        | 4      | 3        | 2        | 1        | 0  | <u> </u>                                                                                                |                                             |
|            | _  |    |    |          |     |          |          |          |          | •        |        |          |          |          |    | * Those instructions                                                                                    | orform multi-otes                           |
| L <u>1</u> | 0  | 1  | 0  | <u>x</u> | x   | <u>×</u> | <u>×</u> | <u>×</u> | <u>×</u> | <u>×</u> | 1      | <u>x</u> | <u>×</u> | <u>x</u> | x  | * These instructions pe<br>functions such as divis<br>functions; see the Prog<br>Manual for more inform | sion and square root<br>grammer's Reference |

#### TABLE 21. ALU LOGIC FUNCTIONS/OPCODES

| cccc | aaa | FUNCTION           |
|------|-----|--------------------|
| 0010 | 001 | AND                |
| 0011 |     | NOR                |
| 0100 | 010 | SWAP -             |
| 0101 |     | SWAP - With Borrow |
| 0110 | 011 | OR                 |
| 0111 |     | NAND               |
| 1000 | 100 | +                  |
| 1001 |     | + With Carry       |
| 1010 | 101 | XOR                |
| 1011 |     | XOR                |
| 1100 | 110 | -                  |
| 1101 |     | - With Borrow      |

#### **TABLE 22. SHIFT FUNCTIONS**

| SHIFT         |       |                                   | STATUS | UO  | P REGIS | FER  | NB   | <b>XII</b> REGIS | TER |
|---------------|-------|-----------------------------------|--------|-----|---------|------|------|------------------|-----|
| <u>SSSS</u>   | NAME  | FUNCTION                          | OF C   | T15 | Tn      | то   | N15  | Nn               | NO  |
| 0000          |       | No Shift                          | CY     | Z15 | Zn      | ZO   | TN15 | TNn              | TNO |
| 0001          | 0<    | Sign extend                       | CY     | Z15 | Z15     | Z15  | TN15 | TNn              | TNO |
| 0010          | 2*    | Arithmetic Left Shift             | Z15    | Z14 | Zn-1    | 0    | TN15 | TNn              | TNO |
| 0011          | 2*c   | Rotate Left                       | Z15    | Z14 | Zn-1    | CY   | TN15 | TNn              | TNO |
| 0100          | cU2/  | Right Shift Out of Carry          | 0      | CY  | Zn+1    | Z1   | TN15 | TNn              | TNO |
| 0101          | c2/   | Rotate Right Through Carry        | ZO     | CY  | Zn+1    | Z1   | TN15 | TNn              | TNO |
| 0110          | U2/   | Logical Right Shift               | 0      | 0   | Zn+1    | Z1   | TN15 | TNn              | TNO |
| 0111          | 2/    | Arithmetic Right Shift            | Z15    | Z15 | Zn+1    | Z1   | TN15 | TNn              | TNO |
| 1000          | N2*   | Arithmetic Left Shift of NEXT     | CY     | Z15 | Zn      | zo   | TN14 | TNn-1            | 0   |
| 1001          | N2*c  | Rotate NEXT Left                  | CY     | Z15 | Zn      | Z0   | TN14 | TNn-1            | CY  |
| 1010          | D2*   | 32-bit Arithmetic Left Shift      | Z15    | Z14 | Zn-1    | TN15 | TN14 | TNn-1            | 0   |
| 1011          | D2*c  | 32-bit Rotate Left                | Z15    | Z14 | Zn-1    | TN15 | TN14 | TNn-1            | CY  |
| 1100          | cUD2/ | 32-bit Right Shift Out of Carry   | 0      | CY  | Zn+1    | Z1   | ZO   | ŤNn+1            | TN1 |
| <b>‡ 1101</b> | cD2/  | 32-bit Rotate Right Through Carry | TNO    | CY  | Zn+1    | Z1   | ZO   | TNn+1            | TN1 |
| 1110          | UD2/  | 32-bit Logical Right Shift        | 0      | • 0 | Zn+1    | Z1   | ZO   | TNn+1            | TN1 |
| 1111          | D2/   | 32-bit Arithmetic Right Shift     | Z15    | Z15 | Zn+1    | Z1   | ZO   | TNn+1            | TN1 |

‡ See the Programmer's RTX 2000 Reference Manual

Where: T15 -Most significant bit of TOP

-Typical bit of TOP

Tn TO -Least significant bit of TOP

- N15 -Most significant bit of NEXT
- Nn -Typical bit of NEXT
- -Least significant bit of NEXU NO

C -Carry bit CY -Carry bit before operation Zn -ALU output

Z15 -Most significant bit 15 of ALU output TNn -Original value of typical bit of NEXT

#### **Absolute Maximum Ratings**

| Supply Voltage<br>Input, Output, or I/O Voltage Applied GND – 0.5V to VCC -<br>Storage Temperature Range | + 0.5V | Gate Count      28,000        Junction Temperature      +175°C        Lead Temperature (Soldering, Ten Seconds)      +300°C |
|----------------------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------|
| Maximum Package Power Dissipation                                                                        | Watts  |                                                                                                                             |
| θja                                                                                                      |        |                                                                                                                             |
| θ <sub>jc</sub> 17°C/W (PGA Pac                                                                          | ckage) |                                                                                                                             |

CAUTION: Stresses above those listed in the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operation section of the specification is not implied.

#### Operating Conditions

Maximum Rise and Fall Times For ICLK ...... 20ns

#### **D.C. Electrical Specifications** VCC = 5V, $\pm 10\%$ , T<sub>A</sub> = $-40^{\circ}$ C to $+85^{\circ}$ C

| SYMBOL | PARAMETE                   | R                | MIN             | MAX | UNITS | COMMENTS                                                           |
|--------|----------------------------|------------------|-----------------|-----|-------|--------------------------------------------------------------------|
| VIH    | Logical One Input Voltage  | NMI, RESET, ICLK | VCC x 0.7       | _   | V     | Tested at VCC = 5.5V                                               |
|        |                            | Other Inputs     | 2.0             |     | v     |                                                                    |
| VIL    | Logical Zero Input Voltage |                  | -               | 0.8 | v     |                                                                    |
| VOH    | High Output Voltage        |                  | 3.5             | -   | v     | IOH = -4mA                                                         |
| · ·    |                            | • .              | VCC - 0.4       | -   | V .   | IOH = -100µA                                                       |
| VOL    | Low Output Voltage         |                  | -               | 0.4 | v     | IOL = 4mA                                                          |
| 11     | Input Leakage Current      |                  | <sup>√</sup> −1 | 1   | μA    | VI = VCC or GND                                                    |
| IIO    | I/O Leakage Current        |                  | -10             | 10  | μА    | VO = VCC or GND                                                    |
| ICCSB  | Standby Power Supply Cu    | rrent            | -               | 500 | μA    | VI = VCC or GND (Note1)                                            |
| ICCOP  | Operating Power Supply C   | urrent           | -               | 10  | mA    | VI = VCC or GND;<br>f (ICLK) = 1 MHz; (Note 2)<br>Outputs Unloaded |

NOTES: 1. Typical ICCSB:  $10\mu A$ . The RTX 2000 is a static CMOS part. Therefore ICCSB > 0 is due to leakage currents.

2. Operating supply current is proportional to frequency. Typical ICCOP: 5mA/MHz.

**Capacitance** ( $T_A = +25^{\circ}C$ ; All measurements referred to device GND)

| SYMBOL | PARAMETER         | ТҮР | UNITS | TEST CONDITIONS |
|--------|-------------------|-----|-------|-----------------|
| CI     | Input Capacitance | 10  | pF    | f = 1 MHz       |
| CIO    | I/O Capacitance   | 10  | pF    | f = 1MHz        |

# Specifications RTX 2000

# A.C. Electrical Specifications VCC = 5V, $\pm 10\%$ , T<sub>A</sub> = -40°C to +85°C

CLOCK, WAIT AND TIMER TIMING (Notes 1, 2, and 3)

|          |                    | 8M   | Hz  | 101  | //Hz |       |                                       |
|----------|--------------------|------|-----|------|------|-------|---------------------------------------|
| SYMBOL   | PARAMETER          | MIN  | MAX | MIN  | МАХ  | UNITS | COMMENTS                              |
| REQUIREN | <b>MENTS</b>       |      |     |      |      |       |                                       |
| t1       | ICLK Period        | 62   | -   | 50   | -    | ns    |                                       |
| t2       | ICLK High Time     | 24   | -   | 20   | -    | .∞ ns |                                       |
| t3       | ICLK Low Time      | 24   | -   | 20   | -    | ns    | · ·                                   |
| t4       | WAIT Set Up Time   | 5    | -   | 5    | _    | ns    | ·                                     |
| t5       | WAIT Hold Time     | 3    | _   | 3    | -    | ns    |                                       |
| t6       | El High to El High | t1x4 | -   | t1x4 | -    | ns    | External Clock/Timer Input            |
| t7       | El High Time       | 10   | -   | 10   | -    | ns    | External Clock/Timer Input            |
| t8       | EI Low Time        | 10   | -   | 10   | -    | ns    | External Clock/Timer Input            |
| RESPONS  | ES .               |      |     |      |      |       | · ·                                   |
| t11      | ICLK to TCLK High  | 3    | 25  | 3    | 24   | ns    | · · · · · · · · · · · · · · · · · · · |
| t12      | TCLK Low Time      | 52   | ·   | 40   | -    | ns    |                                       |
| t13      | TCLK High Time     | 64   | -   | 52   | -    | ns    |                                       |
| t15      | ICLK to PCLK High  | 3    | 25  | 3    | 25   | ns    |                                       |
| t16      | PCLK Low Time      | 52   | -   | 40   |      | ns    |                                       |
| t17      | PCLK High Time     | 64   | -   | 52   | -    | ns    |                                       |
| t19      | ICLK to TCLK Low   | -    | 35  | -    | 32   | ns    |                                       |
| t20      | ICLK to PCLK Low   | -    | 28  | -    | 26   | ns    |                                       |

NOTES: 1. High and low input levels for A.C. test: ICLK, NMI, and RESET: 4.0V and 0.4V Other Inputs: 2.4V and 0.4V

2. Output load: 100pF.

 10MHz specifications are tested with CYCEXT set to 1. For guaranteed operation of User Instructions and Interrupt Acknowledge cycles, CYCEXT should be set to 1 for f(TCLK) > 8MHz.

#### A.C. Electrical Specifications (Continued) VCC = 5V, $\pm 10\%$ , T<sub>A</sub> = -40°C to +85°C

MEMORY BUS TIMING (Notes 1, 2, and 3)

|          |                                               | 8M         | Hz  | 10  | ИHz        |       |                                       |
|----------|-----------------------------------------------|------------|-----|-----|------------|-------|---------------------------------------|
| SYMBOL   | PARAMETER                                     | MIN        | МАХ | MIN | МАХ        | UNITS | COMMENTS                              |
| REQUIREN | /ENTS                                         |            |     |     |            |       | · · · · · · · · · · · · · · · · · · · |
| t21      | MD Setup Time                                 | 14         | -   | 12  | -          | ns    | Read Cycle                            |
| t22      | MD Hold Time                                  | 4          | -   | 4   | -          | ns    | Read Cycle                            |
| RESPONS  | ES                                            |            |     |     |            |       |                                       |
| t26A     | PCLK to MA Valid: User/INTA cycles            | · _        | 62  | -   | 60         | ns    | (Note 5)                              |
| t26B     | PCLK to MA Valid: non-User/<br>INTA cycles    | _          | 62  |     | 50         | ns    | (Note 5)                              |
| t28      | MA Hold Time                                  | 20         | -   | 20  |            | ns    | (Note 6)                              |
| t29      | PCLK to MR/W, UDS,<br>LDS, NEW and BOOT Valid | ; <b>_</b> | 50  | -   | 44         | ns    | (Note 5)                              |
| t31      | MR/W, UDS, LDS, NEW,<br>BOOT Hold Time        | 20         | -   | 20  | -          | ns    | (Note 6)                              |
| t32      | PCLK to MD Valid                              |            | 16  | -   | 14         | ns    | Write Cycle                           |
| t33      | MD Hold Time                                  | 20         | -   | 20  | <b>—</b> . | ns    | Write Cycle (Note 6)                  |
| t34      | MD Enable Time                                | -2         | -   | -2  |            | • ns  | Write Cycle (Note 4)                  |
| t35      | PCLK to MD Disable Time                       | -          | 50  | -   | 44         | ns    | Write Cycle (Notes 4, 5)              |

NOTES: 1. High and low input levels for A.C. test: ICLK, NMI, and RESET: 4.0V and 0.4V

Other Inputs: 2.4V and 0.4V

2. Output load: 100pF.

 10MHz specifications are tested with CYCEXT set to 1. For guaranteed operation of User Instructions and Interrupt Acknowledge cycles, CYCEXT should be set to 1 for f(TCLK) > 8MHz.

4. Output enable and disable times are characterized only.

- 5. Tested with t1 at specified minimum and t2 = 0.5\*t1. For t2 > 0.5\*t1(min), add t2 - (0.5\*t1(min)) to this specification.
- Tested with t1 at specified minimum and t2 = 0.5\*t1.
  For t2 < 0.5\*t1(min), subtract (0.5\*t1(min)) t2 from this specification.</li>

# Specifications RTX 2000

#### A.C. Electrical Specifications (Continued) VCC = 5V, $\pm 10\%$ , T<sub>A</sub> = -40°C to +85°C

ASIC BUS AND INTERRUPT TIMING (Notes 1, 2, and 3)

|          |                        | 8N     | Hz  | 10  | MHz |       | COMMENTS                              |  |
|----------|------------------------|--------|-----|-----|-----|-------|---------------------------------------|--|
| SYMBOL   | PARAMETER              | MIN    | MAX | MIN | MAX | UNITS |                                       |  |
| REQUIREN | MENTS                  |        | •   |     |     |       |                                       |  |
| t40      | GD Read Setup to PCLK  | 32     | -   | 30  | -   | ns    | Read Cycle                            |  |
| t41      | GD Read Setup to GIO   | 37     | -   | 35  | -   | ns    | Read Cycle                            |  |
| t42      | GD Read Hold from GIO  | 0      | -   | 0   | -   | ns    | Read Cycle                            |  |
| t43      | GD Read Hold from PCLK | 0      | -   | 0   |     | ns    | Read Cycle                            |  |
| t44      | EI/NMI Setup Time      | 15     | -   | 15  | -   | ns    | INT/NMI Cycle                         |  |
| t46      | INTSUP Setup Time      | 20     | -   | 20  | -   | ns    |                                       |  |
| t47      | INTSUP Hold Time       | 0      | -   | 0   |     | ns    |                                       |  |
| RESPONS  | ES                     |        |     |     |     |       | · · · · · · · · · · · · · · · · · · · |  |
| t48      | PCLK High to GIO Low   | 52     | -   | 46  | -   | ns    |                                       |  |
| t49      | GIO Low Time           | 52     | -   | 40  | -   | ns    |                                       |  |
| t50      | ICLK High to GIO Low   | -      | 35  | -   | 30  | ns    |                                       |  |
| t51      | ICLK High to GIO High  | -      | 35  | -   | 32  | ns    |                                       |  |
| t52      | PCLK to GA Valid       | -      | 45  | -   | 40  | ns    | (Note 5)                              |  |
| t54      | GIO to GA Hold Time    | 12     | -   | 12  | -   | ns    | (Note 6)                              |  |
| t56      | PCLK to GR/W Valid     | -      | 52  | -   | 46  | ns    | (Note 5)                              |  |
| t58      | GIO to GR/W Hold Time  | 12     | ·   | 12  | - · | ns    | (Note 6)                              |  |
| t61      | GD Enable Time         | 0      | -   | 0   | -   | ns    | Write Cycle (Note 4)                  |  |
| t62      | GD Valid Time          | -      | 16  | -   | .14 | ns    | Write Cycle                           |  |
| t63      | GIO to GD Hold Time    | 12     | ÷ . | 12  | ÷   | ńs    | Write Cycle (Note 6)                  |  |
| t65      | GIO to GD Disable Time | -<br>- | 50  | -   | 44  | ns    | Write Cycle (Notes 4, 5)              |  |
| t67      | PCLK to INTA High Time | -      | 25  | _   | 25  | ns    | INTA Cycle                            |  |
| t68      | INTA Hold Time         | 0      | -   | 0   | - · | ńs    | INTA Cycle                            |  |

NOTES: 1. High and low input levels for A.C. test: ICLK, NMI and RESET: 4.0V and 0.4V Other Inputs: 2.4V and 0.4V

2. Output load: 100pF.

3. 10MHz specifications are tested with CYCEXT set to 1. For guaranteed operation of User Instructions and Interrupt Acknowledge cycles, CYCEXT should be set to 1 for f(TCLK) > 8MHz.

4. Output enable and disable times are characterized only.

5. Tested with t1 at specified minimum and t2 = 0.5\*t1. For t2 > 0.5\*t1(min), add t2 - (0.51\*t1(min)) to this specification.

6. Tested with t1 at specified minimum and  $t2 = 0.5 \times t1$ . For  $t2 < 0.5 \times t1$ (min), subtract (0.5  $\times t1$ (min)) - t2 from this specification.

















| Index                                                                                              | •     |
|----------------------------------------------------------------------------------------------------|-------|
|                                                                                                    | Page  |
| ALU, Description                                                                                   | -     |
| ALU, Functions                                                                                     | 24-25 |
| Buses: Address, Data                                                                               |       |
| Extended Cycle Operation                                                                           | 16    |
| Instruction Set Information                                                                        | 19-25 |
| Interface, ASIC Bus                                                                                | 16    |
| Interface, Memory Bus                                                                              |       |
| Interrupt Controller                                                                               |       |
| Interrupt Sources, Priorities, Vectors                                                             |       |
| Memory Access                                                                                      | 17.23 |
| Multiplier                                                                                         | ,     |
| Operation, General                                                                                 |       |
| Ordering Information                                                                               |       |
| Packaging Information                                                                              |       |
| Pin\Signal Assignments                                                                             |       |
| Pinouts                                                                                            |       |
| Registers, Access                                                                                  |       |
| Registers, ASIC Addresses                                                                          |       |
| Registers, Bit Assignments                                                                         |       |
| Registers, Initialization                                                                          |       |
| Registers, Internal to Core                                                                        |       |
| Registers, On-Chip Peripheral                                                                      |       |
| Signal Descriptions, I/O                                                                           |       |
| Software Information                                                                               |       |
| Specifications, A.C.                                                                               |       |
| Specifications, D.C.                                                                               | -     |
| Specifications, Maximum Ratings                                                                    |       |
| Specifications, Operating Conditions                                                               |       |
| Stacks, Architecture                                                                               |       |
| Stacks, Controllers                                                                                |       |
| Subroutine Calls and Returns                                                                       |       |
| Timer/Counters                                                                                     |       |
| Timing Diagrams                                                                                    |       |
| <i>y</i> - <i>y</i> , | 30-33 |

NOTICE: Harris Semiconductor's products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders.

# Sales Offices

U.S. HEADQUARTERS Harris Semiconductor 1301 Woody Burke Road Melbourne, Florida 32902 TEL: (407) 724-3739 EUROPEAN HEADQUARTERS Harris Semiconductor Mercure Centre Rue de la Fusse 100 Brussels, Belgium 1130 TEL: (32) 2-246-2111

#### SOUTH ASIA

Harris Semiconductor H.K. Ltd 13/F Fourseas Building 208-212 Nathan Road Tsimshatsui, Kowloon Hong Kong TEL: (852) 3-723-6339

#### NORTH ASIA

Harris K.K. Shinjuku NS Bldg. Box 6153 2-4-1 Nishi-Shinjuku Shinjuku-Ku, Tokyo 163 Japan TEL: 81-3-345-8911

# 🖶 HARRIS

#### **COMMERCIAL PRODUCTS GROUP**