## **Energy-Efficient Data Compression for GPU Memory Systems** Gennady Pekhimenko (Advisors: Todd C. Mowry and Onur Mutlu) – Carnegie Mellon University ## High Performance Computing is Everywhere Energy efficiency is key across the board Applications today are data-intensive Memory systems are bandwidth constrained Data Compression is a promising technique to address these challenges ## Potential for HW-Based Data Compression Multiple simple patterns: zeros, repeated values, narrow values, pointers (low dynamic range) 0x*C*04039**C8** 0x*C*04039**C**0 0x*C*04039**D0** 0x*C*04039**D8** ### **Different Compression Algorithms:** - BΔI [PACT'12] is based on Base-Delta Encoding - Frequent Pattern Compression (FPC) [ISCA'04] - C-Pack [Trans. on VLSI'12] - Statistical Compression (SC<sup>2</sup>) [ISCA'14] - These algorithms improve performance - But there are challenges... ## Energy Efficiency: What is a Bit "Toggle"? ## How energy is spent in data transfers: $Energy = CV^2 + Fixed$ ## **Excessive Bit Toggles with Data Compression** ## Toggle-Aware Energy-Efficient Data Compression New data: 0101 #### **Problem:** - + 1.53X effective compression ratio - 2.19X increase in toggle count #### Goal: Find the optimal tradeoff between toggle count and compression ratio #### Key Idea - Energy Control (EC): - Determine toggle count - Use a heuristic (*Energy X Delay and* Energy X Delay<sup>2</sup> metrics) - Throttle compression when needed # Optimization: Metadata Consolidation (MC) MC reduces toggles & preserves compression ratio ## Initial Results: Compression Ratio and Toggle Rate #### **MC Results:** • 3.2%/2.9% reduction in toggles for FPC/C-Pack #### **Future Work:** - Detailed Power/Energy model - Effect on different layers in memory hierarchy (DRAM and NoCs) EC significantly reduces the number of toggles EC preserves most of the compression benefits